# ispLSI® and pLSI® 1024 **High-Density Programmable Logic** #### **Features** #### • HIGH-DENSITY PROGRAMMABLE LOGIC - High-Speed Global Interconnect - 4000 PLD Gates - 48 I/O Pins, Six Dedicated Inputs - 144 Registers - Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc. - Small Logic Block Size for Fast Random Logic - Security Cell Prevents Unauthorized Copying - HIGH PERFORMANCE E<sup>2</sup>CMOS® TECHNOLOGY - fmax = 90 MHz Maximum Operating Frequency - fmax = 60 MHz for Industrial and Military/883 Devices - tpd = 12 ns Propagation Delay - TTL Compatible Inputs and Outputs - Electrically Erasable and Reprogrammable - Non-Volatile E<sup>2</sup>CMOS Technology - 100% Tested #### • ispLSI OFFERS THE FOLLOWING ADDED FEATURES - In-System Programmable™ (ISP™) 5-Volt Only - Increased Manufacturing Yields, Reduced Time-to-Market, and Improved Product Quality - Reprogram Soldered Devices for Faster Debugging - COMBINES EASE OF USE AND THE FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEX-IBILITY OF FIELD PROGRAMMABLE GATE ARRAYS - Complete Programmable Device Can Combine Glue Logic and Structured Designs - Four Dedicated Clock Input Pins - Synchronous and Asynchronous Clocks - Flexible Pin Placement - Optimized Global Routing Pool Provides Global Interconnectivity - ispLSI AND pLSI DEVELOPMENT TOOLS #### pDS® Software - Easy to Use PC Windows™ Interface - Boolean Logic Compiler - Manual Partitioning - Automatic Place and Route - Static Timing Table #### ispDS+™ Software - Industry Standard, Third Party Design Environments - Schematic Capture, State Machine, HDL - Automatic Partitioning and Place and Route - Comprehensive Logic and Timing Simulation - PC and Workstation Platforms ### **Functional Block Diagram** 0139-A-isp ### Description The ispLSI and pLSI 1024 are High-Density Programmable Logic Devices containing 144 Registers, 48 Universal I/O pins, six Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1024 features 5-Volt insystem programmability and in-system diagnostic capabilities. It is the first device which offers non-volatile "on-the-fly" reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1024 device, but multiplexes four of the dedicated input pins to control in-system programming. The basic unit of logic on the ispLSI and pLSI 1024 devices is the Generic Logic Block (GLB). The GLBs are labeled A0, A1 .. C7 (see figure 1). There are a total of 24 GLBs in the ispLSI and pLSI 1024 devices. Each GLB has 18 inputs, a programmable AND/OR/XOR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device. Copyright © 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. Tel. (503) 681-0118; 1-800-LATTICE; FAX (503) 681-3037; http://www.latticesemi.com February 1997 1996 ISP Encyclopedia 1024\_02 1 ### **Functional Block Diagram** Figure 1.ispLSI and pLSI 1024 Functional Block Diagram \*ISP Control Functions for isp1024 Only 0139D(1a)-isp.eps The devices also have 48 I/O cells, each of which is directly connected to an I/O pin. Each I/O cell can be individually programmed to be a combinatorial input, registered input, latched input, output or bi-directional I/O pin with 3-state control. Additionally, all outputs are polarity selectable, active high or active low. The signal levels are TTL compatible voltages and the output drivers can source 4 mA or sink 8 mA. Eight GLBs, 16 I/O cells, two dedicated inputs and one ORP are connected together to make a Megablock (see figure 1). The outputs of the eight GLBs are connected to a set of 16 universal I/O cells by the ORP. The I/O cells within the Megablock also share a common Output Enable (OE) signal. The ispLSI and pLSI 1024 devices contain three of these Megablocks. The GRP has as its inputs the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew. Clocks in the ispLSI and pLSI 1024 devices are selected using the Clock Distribution Network. Four dedicated clock pins (Y0, Y1, Y2 and Y3) are brought into the distribution network, and five clock outputs (CLK 0, CLK 1, CLK 2, IOCLK 0 and IOCLK 1) are provided to route clocks to the GLBs and I/O cells. The Clock Distribution Network can also be driven from a special clock GLB (B4 on the ispLSI and pLSI 1024 devices). The logic of this GLB allows the user to create an internal clock from a combination of internal signals within the device. ### Absolute Maximum Ratings <sup>1</sup> Supply Voltage $V_{CC}$ ......-0.5 to +7.0V Input Voltage Applied .....-2.5 to $V_{CC}$ +1.0V Off-State Output Voltage Applied .....-2.5 to $V_{CC}$ +1.0V Storage Temperature ......-65 to 150°C Case Temp. with Power Applied .....-55 to 125°C Max. Junction Temp. (T<sub>.J</sub>) with Power Applied ... 150°C ### **DC Recommended Operating Conditions** | SYMBOL | PARAMETER | PARAMETER | | | MAX. | UNITS | |-------------|--------------------|--------------|------------------------------------------------|------|-----------------|-------| | | | Commercial | $T_A = 0$ °C to +70°C | 4.75 | 5.25 | | | <b>V</b> CC | Supply Voltage | Industrial | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 4.5 | 5.5 | V | | | | Military/883 | $T_C = -55^{\circ}C \text{ to } +125^{\circ}C$ | 4.5 | 5.5 | | | VIL | Input Low Voltage | | | 0 | 0.8 | V | | VIH | Input High Voltage | | | 2.0 | <b>V</b> cc + 1 | V | Table 2- 0005Aisp w/mil.eps ## Capacitance (T<sub>A</sub>=25°C, f=1.0 MHz) | SYMBOL | PARAMETER | | MAXIMUM <sup>1</sup> | UNITS | TEST CONDITIONS | |----------------|-----------------------------|-----------------------|----------------------|-------|----------------------------------------------| | C <sub>1</sub> | Dedicated Input Capacitance | Commercial/Industrial | 8 | pf | V <sub>CC</sub> =5.0V, V <sub>IN</sub> =2.0V | | | Dedicated input Capacitance | Military | 10 | pf | V <sub>CC</sub> =5.0V, V <sub>IN</sub> =2.0V | | C <sub>2</sub> | I/O and Clock Capacitance | | 10 | pf | $V_{CC}$ =5.0V, $V_{I/O}$ , $V_{Y}$ =2.0V | <sup>1.</sup> Guaranteed but not 100% tested. Table 2- 0006 ### **Data Retention Specifications** | PARAMETER | MINIMUM | MAXIMUM | UNITS | |-------------------------------|---------|---------|--------| | Data Retention | 20 | _ | Years | | ispLSI Erase/Reprogram Cycles | 10000 | _ | Cycles | | pLSI Erase/Reprogram Cycles | 100 | _ | Cycles | Table 2- 0008B <sup>1.</sup> Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications). ## **Switching Test Conditions** | Input Pulse Levels | GND to 3.0V | |--------------------------------|------------------| | Input Rise and Fall Time | ≤ 3ns 10% to 90% | | Input Timing Reference Levels | 1.5V | | Output Timing Reference Levels | 1.5V | | Output Load | See figure 2 | 3-state levels are measured 0.5V from steady-state active level. #### **Output Load Conditions (see figure 2)** | Tes | t Condition | R1 | R2 | CL | |-----|-----------------------------------------------------|------|------|------| | Α | | 470Ω | 390Ω | 35pF | | В | Active High | ∞ | 390Ω | 35pF | | | Active Low | 470Ω | 390Ω | 35pF | | С | Active High to Z at <b>V</b> <sub>OH</sub> - 0.5V | ∞ | 390Ω | 5pF | | | Active Low to Z<br>at <b>V</b> <sub>OL</sub> + 0.5V | 470Ω | 390Ω | 5pF | Table 2- 0004A #### Figure 2. Test Load \*CL includes Test Fixture and Probe Capacitance. #### **DC Electrical Characteristics** #### **Over Recommended Operating Conditions** | SYMBOL | PARAMETER | CONDITIO | MIN. | TYP.3 | MAX. | UNITS | | |--------------------|-----------------------------------|------------------------------------------------------------------|-----------------------------------|-------|------|-------|----| | <b>V</b> OL | Output Low Voltage | I <sub>OL</sub> =8 mA | _ | _ | 0.4 | V | | | <b>V</b> OH | Output High Voltage | I <sub>OH</sub> =-4 mA | | 2.4 | _ | - | V | | IIL | Input or I/O Low Leakage Current | $0V \le V_{IN} \le V_{IL} (MAX.)$ | $0V \le V_{IN} \le V_{IL} (MAX.)$ | | | -10 | μΑ | | IIH | Input or I/O High Leakage Current | $3.5 \text{V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{CC}}$ | _ | _ | 10 | μΑ | | | IL-isp | isp Input Low Leakage Current | $0V \le V_{IN} \le V_{IL} (MAX.)$ | | _ | _ | -150 | μΑ | | IIL-PU | I/O Active Pull-Up Current | $0V \le V_{IN} \le V_{IL}$ | | _ | _ | -150 | μΑ | | los1 | Output Short Circuit Current | $V_{CC} = 5V, V_{OUT} = 0.5V$ | _ | _ | -200 | mA | | | ICC <sup>2,4</sup> | Operating Power Supply Current | $V_{IL} = 0.5V, V_{IH} = 3.0V$ | Commercial | _ | 130 | 190 | mA | | | | $f_{TOGGLE} = 1 MHz$ | Industrial/Military | _ | 135 | 215 | mA | - 1. One output at a time for a maximum duration of one second. $V_{out} = 0.5V$ was selected to avoid test problems by tester ground degradation. Guaranteed but not 100% tested. - 2. Measured using six 16-bit counters. - 3. Typical values are at $V_{cc} = 5V$ and $T_A = 25$ °C. - 4. Maximum I<sub>cc</sub> varies widely with specific device configuration and operating frequency. Refer to the Power Consumption section of this datasheet and Thermal Management section of this Data Book to estimate maximum I.c. ### **External Timing Parameters** #### **Over Recommended Operating Conditions** | PARAMETER | TEST 5 | <b>#</b> <sup>2</sup> | DESCRIPTION <sup>1</sup> | -9 | 90 | -8 | 30 | -6 | 60 | UNITS | |---------------------|--------|-----------------------|-------------------------------------------------------------------|------|------|------|------|------|------|---------| | I ANAMETER | COND. | " | DESCRIPTION | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | 0.4.1.0 | | <b>t</b> pd1 | Α | 1 | Data Propagation Delay, 4PT bypass, ORP bypass | - | 12 | _ | 15 | - | 20 | ns | | <b>t</b> pd2 | Α | 2 | Data Propagation Delay, Worst Case Path | _ | 17 | _ | 20 | _ | 25 | ns | | <b>f</b> max (Int.) | Α | 3 | Clock Frequency with Internal Feedback <sup>3</sup> | 90.9 | _ | 80 | _ | 60 | _ | MHz | | <b>f</b> max (Ext.) | _ | 4 | Clock Frequency with External Feedback $(\frac{1}{t su2 + tco1})$ | 58.8 | _ | 50 | _ | 38 | _ | MHz | | <b>f</b> max (Tog.) | _ | 5 | Clock Frequency, Max Toggle <sup>4</sup> | 125 | _ | 100 | _ | 83 | _ | MHz | | <b>t</b> su1 | _ | 6 | GLB Reg. Setup Time before Clock, 4PT bypass | 6 | _ | 7 | _ | 9 | _ | ns | | <b>t</b> co1 | Α | 7 | GLB Reg. Clock to Output Delay, ORP bypass | - | 8 | _ | 10 | _ | 13 | ns | | <b>t</b> h1 | _ | 8 | GLB Reg. Hold Time after Clock, 4 PT bypass | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> su2 | _ | 9 | GLB Reg. Setup Time before Clock | 9 | _ | 10 | _ | 13 | _ | ns | | tco2 | _ | 10 | GLB Reg. Clock to Output Delay | - | 10 | _ | 12 | _ | 16 | ns | | <b>t</b> h2 | _ | 11 | GLB Reg. Hold Time after Clock | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> r1 | Α | 12 | Ext. Reset Pin to Output Delay | - | 15 | - | 17 | - | 22.5 | ns | | trw1 | _ | 13 | Ext. Reset Pulse Duration | 10 | _ | 10 | _ | 13 | _ | ns | | <b>t</b> en | В | 14 | Input to Output Enable | - | 15 | - | 18 | - | 24 | ns | | <b>t</b> dis | С | 15 | Input to Output Disable | - | 15 | _ | 18 | - | 24 | ns | | <b>t</b> wh | - | 16 | Ext. Sync. Clock Pulse Duration, High | 4 | _ | 5 | _ | 6 | _ | ns | | twl | - | 17 | Ext. Sync. Clock Pulse Duration, Low | 4 | _ | 5 | _ | 6 | _ | ns | | tsu5 | - | 18 | I/O Reg. Setup Time before Ext. Sync. Clock (Y2, Y3) | 2 | _ | 2 | _ | 2.5 | _ | ns | | <b>t</b> h5 | _ | 19 | I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3) | 6.5 | _ | 6.5 | _ | 8.5 | _ | ns | Table 2-0030-24/90,80,60C - 1. Unless noted otherwise, all parameters use a GRP load of 4 GLBs, 20 PTXOR path, ORP and Y0 clock. - 2. Refer to Timing Model in this data sheet for further details. - 3. Standard 16-Bit loadable counter using GRP feedback. - 4. fmax (Toggle) may be less than 1/(twh + twl). This is to allow for a clock duty cycle of other than 50%. - 5. Reference Switching Test Conditions Section. # Internal Timing Parameters<sup>1</sup> | DADAMETER | <b>#</b> <sup>2</sup> | DESCRIPTION | | 90 | -80 | | -6 | 60 | UNITS | |------------------|-----------------------|--------------------------------------------------|------|------|------|------|------|------|-------| | PARAMETER | # | DESCRIPTION | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS | | Inputs | 1 | | | 1 | • | .1 | • | 1 | | | <b>t</b> iobp | 20 | I/O Register Bypass | - | 1.6 | _ | 2.0 | _ | 2.7 | ns | | <b>t</b> iolat | 21 | I/O Latch Delay | _ | 2.4 | - | 3.0 | _ | 4.0 | ns | | <b>t</b> iosu | 22 | I/O Register Setup Time before Clock | 4.8 | _ | 5.5 | - | 7.3 | _ | ns | | <b>t</b> ioh | 23 | I/O Register Hold Time after Clock | 2.1 | - | 1.0 | - | 1.3 | _ | ns | | tioco | 24 | I/O Register Clock to Out Delay | _ | 2.4 | _ | 3.0 | _ | 4.0 | ns | | <b>t</b> ior | 25 | I/O Register Reset to Out Delay | _ | 2.8 | - | 2.5 | _ | 3.3 | ns | | <b>t</b> din | 26 | Dedicated Input Delay | _ | 3.2 | - | 4.0 | - | 5.3 | ns | | GRP | | | • | | • | + | • | 1 | | | <b>t</b> grp1 | 27 | GRP Delay, 1 GLB Load | _ | 1.2 | _ | 1.5 | _ | 2.0 | ns | | <b>t</b> grp4 | 28 | GRP Delay, 4 GLB Loads | _ | 1.6 | - | 2.0 | _ | 2.7 | ns | | <b>t</b> grp8 | 29 | GRP Delay, 8 GLB Loads | _ | 2.4 | - | 3.0 | _ | 4.0 | ns | | <b>t</b> grp12 | 30 | GRP Delay, 12 GLB Loads | _ | 3.0 | _ | 3.8 | _ | 5.0 | ns | | <b>t</b> grp16 | 31 | GRP Delay, 16 GLB Loads | _ | 3.6 | _ | 4.5 | _ | 6.0 | ns | | <b>t</b> grp24 | 32 | GRP Delay, 24 GLB Loads | _ | 5.0 | - | 6.3 | - | 8.3 | ns | | GLB | | | | | | | | | | | <b>t</b> 4ptbp | 33 | 4 Product Term Bypass Path Delay | _ | 5.2 | _ | 6.5 | _ | 8.6 | ns | | <b>t</b> 1ptxor | 34 | 1 Product Term/XOR Path Delay | _ | 5.7 | _ | 7.0 | _ | 9.3 | ns | | <b>t</b> 20ptxor | 35 | 20 Product Term/XOR Path Delay | _ | 7.0 | _ | 8.0 | _ | 10.6 | ns | | <b>t</b> xoradj | 36 | XOR Adjacent Path Delay <sup>3</sup> | _ | 8.2 | _ | 9.5 | _ | 12.7 | ns | | <b>t</b> gbp | 37 | GLB Register Bypass Delay | _ | 0.8 | _ | 1.0 | _ | 1.3 | ns | | <b>t</b> gsu | 38 | GLB Register Setup Time before Clock | 1.2 | _ | 1.0 | _ | 1.3 | _ | ns | | <b>t</b> gh | 39 | GLB Register Hold Time after Clock | 3.6 | _ | 4.5 | _ | 6.0 | _ | ns | | <b>t</b> gco | 40 | GLB Register Clock to Output Delay | _ | 1.6 | _ | 2.0 | _ | 2.7 | ns | | <b>t</b> gr | 41 | GLB Register Reset to Output Delay | - | 2.0 | - | 2.5 | _ | 3.3 | ns | | <b>t</b> ptre | 42 | GLB Product Term Reset to Register Delay | _ | 8.0 | _ | 10.0 | _ | 13.3 | ns | | <b>t</b> ptoe | 43 | GLB Product Term Output Enable to I/O Cell Delay | T - | 7.8 | _ | 9.0 | _ | 12.0 | ns | | <b>t</b> ptck | 44 | GLB Product Term Clock Delay | 2.8 | 6.0 | 3.5 | 7.5 | 4.6 | 9.9 | ns | | ORP | | | | | | | | | | | <b>t</b> orp | 45 | ORP Delay | - | 2.4 | _ | 2.5 | _ | 3.3 | ns | | <b>t</b> orpbp | 46 | ORP Bypass Delay | _ | 0.4 | _ | 0.5 | _ | 0.7 | ns | <sup>1.</sup> Internal Timing Parameters are not tested and are for reference only. <sup>2.</sup> Refer to Timing Model in this data sheet for further details. <sup>3.</sup> The XOR Adjacent path can only be used by Hard Macros. # Internal Timing Parameters<sup>1</sup> | PARAMETER | <b>#</b> <sup>2</sup> | DESCRIPTION | -6 | 90 | -8 | <b>30</b> | -6 | 60 | UNITS | |----------------|-----------------------|-------------------------------------------------------|-----|------|------|-----------|------|------|-------| | PARAIVIETER | # | DESCRIPTION | | MAX. | MIN. | MAX. | MIN. | MAX. | | | Outputs | | | | | | | | | | | <b>t</b> ob | 47 | Output Buffer Delay | _ | 2.4 | _ | 3.0 | _ | 4.0 | ns | | <b>t</b> oen | 48 | I/O Cell OE to Output Enabled | - | 4.0 | - | 5.0 | - | 6.7 | ns | | <b>t</b> odis | 49 | I/O Cell OE to Output Disabled | - | 4.0 | - | 5.0 | - | 6.7 | ns | | Clocks | | | _ | | | | | | | | <b>t</b> gy0 | 50 | Clock Delay, Y0 to Global GLB Clock Line (Ref. clock) | 3.6 | 3.6 | 4.5 | 4.5 | 6.0 | 6.0 | ns | | <b>t</b> gy1/2 | 51 | Clock Delay, Y1 or Y2 to Global GLB Clock Line | 2.8 | 4.4 | 3.5 | 5.5 | 4.6 | 7.3 | ns | | <b>t</b> gcp | 52 | Clock Delay, Clock GLB to Global GLB Clock Line | 0.8 | 4.0 | 1.0 | 5.0 | 1.3 | 6.6 | ns | | tioy2/3 | 53 | Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line | 2.8 | 4.4 | 3.5 | 5.5 | 4.6 | 7.3 | ns | | <b>t</b> iocp | 54 | Clock Delay, Clock GLB to I/O Cell Global Clock Line | 0.8 | 4.0 | 1.0 | 5.0 | 1.3 | 6.6 | ns | | Global Re | set | | _ | | | | | • | _ | | <b>t</b> gr | 55 | Global Reset to GLB and I/O Registers | _ | 8.2 | _ | 9.0 | _ | 12.0 | ns | | | | I . | | 1 | | | | 1 | | <sup>1.</sup> Internal Timing Parameters are not tested and are for reference only. <sup>2.</sup> Refer to Timing Model in this data sheet for further details. ### ispLSI and pLSI 1024 Timing Model #### Derivations of tsu, th and tco from the Product Term Clock<sup>1</sup> ``` \begin{array}{lll} \textbf{tsu} &=& \text{Logic} + \text{Reg su} - \text{Clock (min)} \\ &=& (\textbf{t}iobp + \textbf{t}grp4 + \textbf{t}20ptxor) + (\textbf{t}gsu) - (\textbf{t}iobp + \textbf{t}grp4 + \textbf{t}ptck(min)) \\ &=& (\#20 + \#28 + \#35) + (\#38) - (\#20 + \#28 + \#44) \\ 5.5 \text{ ns} &=& (2.0 + 2.0 + 8.0) + (1.0) - (2.0 + 2.0 + 3.5) \\ \textbf{th} &=& \text{Clock (max)} + \text{Reg h} - \text{Logic} \\ &=& (\textbf{t}iobp + \textbf{t}grp4 + \textbf{t}ptck(max)) + (\textbf{tgh}) - (\textbf{t}iobp + \textbf{t}grp4 + \textbf{t}20ptxor) \\ &=& (\#20 + \#28 + \#44) + (\#39) - (\#20 + \#28 + \#35) \\ 4.0 \text{ ns} &=& (2.0 + 2.0 + 7.5) + (4.5) - (2.0 + 2.0 + 8.0) \\ \textbf{tco} &=& \text{Clock (max)} + \text{Reg co} + \text{Output} \\ &=& (\textbf{t}iobp + \textbf{t}grp4 + \textbf{t}ptck(max)) + (\textbf{t}gco) + (\textbf{t}orp + \textbf{t}ob) \\ &=& (\#20 + \#28 + \#44) + (\#40) + (\#45 + \#47) \\ 19.0 \text{ ns} &=& (2.0 + 2.0 + 7.5) + (2.0) + (2.5 + 3.0) \\ \end{array} ``` #### Derivations of tsu, th and tco from the Clock GLB<sup>1</sup> ``` \begin{array}{lll} \textbf{tsu} &=& \text{Logic} + \text{Reg su} - \text{Clock (min)} \\ &=& \left(\textbf{tiobp} + \textbf{t} \text{grp4} + \textbf{t} \text{20ptxor}\right) + \left(\textbf{tgsu}\right) - \left(\textbf{tgy0(min)} + \textbf{tgco} + \textbf{tgcp(min)}\right) \\ &=& \left(\#20 + \#28 + \#35\right) + \left(\#38\right) - \left(\#50 + \#40 + \#52\right) \\ 5.5 \, \text{ns} &=& \left(2.0 + 2.0 + 8.0\right) + \left(1.0\right) - \left(4.5 + 2.0 + 1.0\right) \\ \textbf{th} &=& \text{Clock (max)} + \text{Reg h} - \text{Logic} \\ &=& \left(\textbf{tgy0(max)} + \textbf{tgco} + \textbf{tgcp(max)}\right) + \left(\textbf{tgh}\right) - \left(\textbf{tiobp} + \textbf{tgrp4} + \textbf{t} \text{20ptxor}\right) \\ &=& \left(\#50 + \#40 + \#52\right) + \left(\#39\right) - \left(\#20 + \#28 + \#35\right) \\ 4.0 \, \text{ns} &=& \left(4.5 + 2.0 + 5.0\right) + \left(4.5\right) - \left(2.0 + 2.0 + 8.0\right) \\ \textbf{tco} &=& \text{Clock (max)} + \text{Reg co} + \text{Output} \\ &=& \left(\textbf{tgy0(max)} + \textbf{tgco} + \textbf{tgcp(max)}\right) + \left(\textbf{tgco}\right) + \left(\textbf{torp} + \textbf{tob}\right) \\ &=& \left(\#50 + \#40 + \#52\right) + \left(\#40\right) + \left(\#45 + \#47\right) \\ 19.0 \, \text{ns} &=& \left(4.5 + 2.0 + 5.0\right) + \left(2.0\right) + \left(2.5 + 3.0\right) \\ \end{array} ``` 1. Calculations are based upon timing specifications for the ispLSI and pLSI 1024-80. ## Maximum GRP Delay vs GLB Loads 0126A-80-24-isp.eps #### **Power Consumption** Power consumption in the ispLSI and pLSI 1024 device depends on two primary factors: the speed at which the device is operating, and the number of Product Terms used. Figure 3 shows the relationship between power and operating speed. Figure 3. Typical Device Power Consumption vs fmax Notes: Configuration of Six 16-bit Counters Typical Current at 5V, 25°C ICC can be estimated for the ispLSI and pLSI 1024 using the following equation: $I_{CC} = 42 + (\# \text{ of PTs} * 0.45) + (\# \text{ of nets} * \text{Max. freq} * 0.008)$ where: # of PTs = Number of Product Terms used in design # of nets = Number of Signals used in device Max. freq = Highest Clock Frequency to the device The $I_{CC}$ estimate is based on typical conditions ( $V_{CC} = 5.0V$ , room temperature) and an assumption of 2 GLB loads on average exists. These values are for estimates only. Since the value of $I_{CC}$ is sensitive to operating conditions and the program in the device, the actual $I_{CC}$ should be verified. 0127A-24-80-isp ### **In-System Programmability** The ispLSI devices are the in-system programmable versions of the Lattice Semiconductor High-Density programmable Large Scale Integration (pLSI) devices. By integrating all the high voltage programming circuitry onchip, programming can be accomplished by simply shifting data into the device. Once the function is programmed, the non-volatile E<sup>2</sup>CMOS cells will not lose the pattern even when the power is turned off. All necessary programming is done via five TTL level logic interface signals. These five signals are fed into the on-chip programming circuitry where a state machine controls the programming. The interface signals are isp Enable (ispEN), Serial Data In (SDI), Serial Data Out (SDO), Serial Clock (SCLK) and Mode (MODE) control. Figure 4 illustrates the block diagram of one possible scheme for programming the ispLSI devices. For details on the operation of the internal state machine and programming of the device please refer to the ISP Architecture and Programming section in this Data Book. The device identifier for the ispLSI 1024 is 0000 0010 (02 hex). This code is the unique device identifier which is generated when a read ID command is performed. Figure 4. ISP Programming Interface ### ispLSI 1024 Shift Register Layout Note: A logic "1" in the Address Shift Register bit position enables the row for programming or verification. A logic "0" disables it. ## Pin Description | NAME | PLCC and JLCC<br>PIN NUMBERS | TQFP PIN NUMBERS | DESCRIPTION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O 0 - I/O 3<br>I/O 4 - I/O 7<br>I/O 8 - I/O 11<br>I/O 12 - I/O 15<br>I/O 16 - I/O 19<br>I/O 20 - I/O 23<br>I/O 24 - I/O 27<br>I/O 28 - I/O 31<br>I/O 32 - I/O 35<br>I/O 36 - I/O 39<br>I/O 40 - I/O 43<br>I/O 44 - I/O 47 | 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 56, 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14 | 19, 20, 21, 22, 23, 28, 29, 30, 31, 32, 33, 34, 45, 46, 47, 48, 53, 54, 55, 56, 57, 69, 70, 71, 72, 73, 78, 79, 80, 81, 82, 83, 84, 92, 93, 94, 95, 96, 97, 98, 3, 4, 5, 6, 7 | Input/Output Pins - These are the general purpose I/O pins used by the logic array. | | IN 4 - IN 5 | 2, 15 | 91, 8 | Input - These pins are dedicated input pins to the device. | | ispEN*/NC | 19 | 16 | Input - Dedicated in-system programming enable input pin. This pin is brought low to enable the programming mode. The MODE, SDI, SDO and SCLK options become active. | | SDI*/IN 0 | 21 | 18 | Input - This pin performs two functions. When ispEN is logic low, it functions as an input pin to load programming data into the device. SDI/IN 0 is also used as one of the two_control pins for the isp state machine. It is a dedicated input pin when ispEN is logic high. | | MODE*/IN 3 | 55 | 68 | Input - This pin performs two functions. When ispEN is logic low, it functions as pin to control the operation of the isp state machine. It is a dedicated input pin when ispEN is logic high. | | SDO*/IN 1 | 34 | 35 | Output/Input - This pin performs two functions. When ispEN is logic low, it functions as an output pin to read serial shift register data. It is a dedicated input pin when ispEN is logic high. | | SCLK*/IN 2 | 49 | 58 | Input - This pin performs two functions. When ispEN is logic low, it functions as a clock pin for the Serial Shift Register. It is a dedicated input pin when ispEN is logic high. | | RESET | 20 | 17 | Active Low (0) Reset pin which resets all of the GLB and I/O registers in the device. | | Y0 | 16 | 9 | Dedicated Clock input. This clock input is connected to one of the clock inputs of all of the GLBs on the device. | | Y1 | 54 | 67 | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any GLB on the device. | | Y2 | 51 | 60 | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any GLB and/or any I/O cell on the device. | | Y3 | 50 | 59 | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any I/O cell on the device. | | GND | 1, 18, 35, 52 | 14, 15, 36, 37,<br>61, 62, 89, 90 | Ground (GND) | | VCC | 17, 36, 53, 68 | 10, 11, 40, 41,<br>65, 66, 85, 86 | V <sub>CC</sub> | <sup>\*</sup> ispLSI 1024E only Table 2 - 0002C-24 #### **Pin Configuration** #### ispLSI and pLSI 1024 68-Pin PLCC Pinout Diagram <sup>\*</sup> Pins have dual function capability for ispLSI 1024 only (except pin 19, which is ispEN only). 0123C-isp.ep #### ispLSI 1024 100-Pin TQFP Pinout Diagram ### Pin Configuration #### ispLSI and pLSI 1024 68-Pin JLCC Pinout Diagram <sup>\*</sup> Pins have dual function capability for ispLSI 1024 only (except pin 19, which is ispEN only). 0123-24-isp/JLC ### **Part Number Description** 00212-80B-isp1024 ## ispLSI and pLSI 1024 Ordering Information #### **COMMERCIAL** | Family | <b>f</b> max (MHz) | <b>t</b> pd (ns) | Ordering Number | Package | |---------|--------------------|------------------|------------------|--------------| | | 90 | 12 | ispLSI 1024-90LJ | 68-Pin PLCC | | | 90 | 12 | ispLSI 1024-90LT | 100-Pin TQFP | | ion! Cl | 80 | 15 | ispLSI 1024-80LJ | 68-Pin PLCC | | ispLSI | 80 | 15 | ispLSI 1024-80LT | 100-Pin TQFP | | | 60 | 20 | ispLSI 1024-60LJ | 68-Pin PLCC | | | 60 | 20 | ispLSI 1024-60LT | 100-Pin TQFP | | | 90 | 12 | pLSI 1024-90LJ | 68-Pin PLCC | | pLSI | 80 | 15 | pLSI 1024-80LJ | 68-Pin PLCC | | | 60 | 20 | pLSI 1024-60LJ | 68-Pin PLCC | #### **INDUSTRIAL** | Family | fmax (MHz) | tpd (ns) | Ordering Number | Package | |--------|------------|----------|-------------------|--------------| | ispLSI | 60 | 20 | ispLSI 1024-60LJI | 68-Pin PLCC | | ispLoi | 60 | 20 | ispLSI 1024-60LTI | 100-Pin TQFP | | pLSI | 60 | 20 | pLSI 1024-60LJI | 68-Pin PLCC | #### MILITARY/883 | Family | <b>f</b> max (MHz) | <b>t</b> pd (ns) | Ordering Number | SMD# | Package | |--------|--------------------|------------------|----------------------|-----------------|-------------| | ispLSI | 60 | 20 | ispLSI 1024-60LH/883 | 5962-9476101MXC | 68-Pin JLCC | | pLSI | 60 | 20 | pLSI 1024-60LH/883 | 5962-9476001MXC | 68-Pin JLCC | **Note:** Lattice Semiconductor recognizes the trend in military device procurement towards using SMD compliant devices, as such, ordering by this number is recommended. Table 2-0041A-24-isp Copyright © 1997 Lattice Semiconductor Corporation. E<sup>2</sup>CMOS, GAL, ispGAL, ispLSI, pLSI, pDS, Silicon Forest, UltraMOS, Lattice Semiconductor, L (stylized) Lattice Semiconductor Corp., L (stylized) and Lattice (design) are registered trademarks of Lattice Semiconductor Corporation. Generic Array Logic, ISP, ispATE, ispCODE, ispDOWNLOAD, ispGDS, ispDS+, ispStarter, ispSTREAM, ispTEST, ispTURBO, Latch-Lock, pDS+, RFT, Total ISP and Twin GLB are trademarks of Lattice Semiconductor Corporation. ISP is a service mark of Lattice Semiconductor Corporation. All brand names or product names mentioned are trademarks or registered trademarks of their respective holders. Lattice Semiconductor Corporation (LSC) products are made under one or more of the following U.S. and international patents: 4,761,768 US, 4,766,569 US, 4,833,646 US, 4,852,044 US, 4,855,954 US, 4,879,688 US, 4,887,239 US, 4,896,296 US, 5,130,574 US, 5,138,198 US, 5,162,679 US, 5,191,243 US, 5,204,556 US, 5,231,315 US, 5,231,316 US, 5,237,218 US, 5,245,226 US, 5,251,169 US, 5,272,666 US, 5,281,906 US, 5,295,095 US, 5,329,179 US, 5,331,590 US, 5,336,951 US, 5,353,246 US, 5,357,156 US, 5,359,573 US, 5,394,033 US, 5,394,037 US, 5,404,055 US, 5,418,390 US, 5,493,205 US, 0194091 EP, 0196771B1 EP, 0267271 EP, 0196771 UK, 0194091 GB, 0196771 WG, P3686070.0-08 WG. LSC does not represent that products described herein are free from patent infringement or from any third-party right. The specifications and information herein are subject to change without notice. Lattice Semiconductor Corporation (LSC) reserves the right to discontinue any product or service without notice and assumes no obligation to correct any errors contained herein or to advise any user of this document of any correction if such be made. LSC recommends its customers obtain the latest version of the relevant information to establish, before ordering, that the information being relied upon is current. LSC warrants performance of its products to current and applicable specifications in accordance with LSC's standard warranty. Testing and other quality control procedures are performed to the extent LSC deems necessary. Specific testing of all parameters of each product is not necessarily performed, unless mandated by government requirements. LSC assumes no liability for applications assistance, customer's product design, software performance, or infringements of patents or services arising from the use of the products and services described herein. LSC products are not authorized for use in life-support applications, devices or systems. Inclusion of LSC products in such applications is prohibited. LATTICE SEMICONDUCTOR CORPORATION 5555 Northeast Moore Court Hillsboro, Oregon 97124 U.S.A. Tel.: (503) 681-0118 FAX: (503) 681-3037 http://www.latticesemi.com